首页> 外文期刊>International journal of reconfigurable computing >Redesigned-Scale-Free CORDIC Algorithm Based FPGA Implementation of Window Functions to Minimize Area and Latency
【24h】

Redesigned-Scale-Free CORDIC Algorithm Based FPGA Implementation of Window Functions to Minimize Area and Latency

机译:基于重新设计的无标度CORDIC算法的窗口功能的FPGA实现,以最小化面积和延迟

获取原文
           

摘要

One of the most important steps in spectral analysis is filtering, where window functions are generally used to design filters. In this paper, we modify the existing architecture for realizing the window functions using CORDIC processor. Firstly, we modify the conventional CORDIC algorithm to reduce its latency and area. The proposed CORDIC algorithm is completely scale-free for the range of convergence that spans the entire coordinate space. Secondly, we realize the window functions using a single CORDIC processor as against two serially connected CORDIC processors in existing technique, thus optimizing it for area and latency. The linear CORDIC processor is replaced by a shift-add network which drastically reduces the number of pipelining stages required in the existing design. The proposed design on an average requires approximately 64% less pipeline stages and saves up to 44.2% area. Currently, the processor is designed to implement Blackman windowing architecture, which with slight modifications can be extended to other widow functions as well. The details of the proposed architecture are discussed in the paper.
机译:频谱分析中最重要的步骤之一是滤波,其中通常使用窗口函数来设计滤波器。在本文中,我们修改了使用CORDIC处理器实现窗口功能的现有体系结构。首先,我们修改了常规的CORDIC算法以减少其等待时间和面积。对于跨越整个坐标空间的收敛范围,提出的CORDIC算法是完全无标度的。其次,我们使用单个CORDIC处理器来实现窗口功能,而不是现有技术中的两个串行连接的CORDIC处理器,从而针对面积和等待时间进行了优化。线性CORDIC处理器已被移位累加网络所取代,该网络大大减少了现有设计中所需的流水线级数。提议的设计平均需要的管线级数减少约64%,并节省多达44.2%的面积。当前,该处理器被设计为实现Blackman窗口架构,只需稍加修改即可扩展到其他寡妇功能。本文讨论了所提出的体系结构的细节。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号