首页> 外文期刊>International Journal of Engineering Science and Technology >LOW POWER IMPLEMENTATION OF TRIPLE-DES BLOCK 65nm TECHNOLOGY
【24h】

LOW POWER IMPLEMENTATION OF TRIPLE-DES BLOCK 65nm TECHNOLOGY

机译:三重DES块65nm技术的低功耗实现

获取原文
           

摘要

Power and delay are two main constraints in ASCI design. Trying to optimize the design with respect to power might result in an increase in the delay. This trade-off between power and delay are analyzed in this paper. In this design both mixed vt and clock gating techniques (mixed design) are used to reduce power. The TDES block is Place and Routed using Soc Encounter by using the above mentioned mixed design methodology. Therefore by analyzing the power delay tradeoff we suggest the best technique for TRIDES MAC block is the mixed design method.
机译:功率和延迟是ASCI设计中的两个主要限制。尝试针对功耗优化设计可能会导致延迟增加。本文分析了功率和延迟之间的这种折衷。在此设计中,混合vt和时钟门控技术(混合设计)均用于降低功耗。通过使用上述混合设计方法,使用Soc Encounter对TDES块进行布局和布线。因此,通过分析功率延迟权衡,我们建议TRIDES MAC块的最佳技术是混合设计方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号