首页> 外文期刊>Innovative Systems Design and Engineering >A New Area and Power Efficient Single Edge Triggered Flip-Flop Structure for Low Data Activity and High Frequency Applications
【24h】

A New Area and Power Efficient Single Edge Triggered Flip-Flop Structure for Low Data Activity and High Frequency Applications

机译:用于低数据活动和高频应用的新型面积和功率高效单边触发触发器结构

获取原文
           

摘要

In this work, a new area and power efficient single edge triggered flip-flop has been proposed. The proposed design is compared with six existing flip-flop designs. In the proposed design, the number of transistors is reduced to decrease the area. The number of clocked transistors of the devised flip-flop is also reduced to minimize the power consumption. As compared to the other state of the art single edge triggered flip-flop designs, the newly proposed design is the best energy efficient with the comparable power delay product (PDP) having an improvement of up to 61.53% in view of power consumption. The proposed flip-flop also has the lowest transistor count and the lowest area. The simulation results show that the proposed flip-flop is best suited for low power and low area systems especially for low data activity and high frequency applications.
机译:在这项工作中,已经提出了一种新的面积和功率高效的单边触发触发器。将拟议的设计与六个现有的触发器设计进行了比较。在提出的设计中,减少了晶体管的数量以减小面积。设计的触发器的时钟晶体管的数量也减少了,以使功耗最小。与其他现有技术的单边触发触发器设计相比,新提出的设计具有最高的能效,可比的功率延迟乘积(PDP)在功耗方面提高了61.53%。所提出的触发器还具有最低的晶体管数量和最低的面积。仿真结果表明,所提出的触发器最适合于低功耗和小面积系统,特别是低数据活动和高频应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号