首页> 外文期刊>Indian journal of engineering and materials sciences >Reconfigurable architecture of RNS based high speed FIR filter
【24h】

Reconfigurable architecture of RNS based high speed FIR filter

机译:基于RNS的高速FIR滤波器的可重构架构

获取原文
       

摘要

In this paper, a high speed reconfigurable FIR filter with multiple taps using accumulator based radix-4 multiplier is proposed. The 3n-bit binary input is converted into three residues using binary to residue number system (RNS) converter and then processed in three FIR sub filters constructed in direct form. The filter structure is implemented with a multiply and accumulate (MAC) architecture using accumulator based radix-4 multiplier. The reconfigurable structure is achieved by combining power of two (PoT) FIR sub modules and the coefficients are altered during runtime. The proposed design is tested and implemented for 20-tap FIR filter. The architecture is implemented using VHDL and synthesized using Altera cyclone II EP2C35F672C6. The performance results show that the architecture achieves low power and high speed and variable tap flexibility.
机译:本文提出了一种基于累加器的基4乘数的多抽头高速可重构FIR滤波器。使用二进制到残数系统(RNS)转换器将3n位二进制输入转换为三个残差,然后在以直接形式构造的三个FIR子滤波器中进行处理。使用基于累加器的基数4乘法器以乘法和累加(MAC)架构实现滤波器结构。通过组合两个(PoT)FIR子模块的功能来实现可重新配置的结构,并且在运行期间更改系数。拟议的设计已针对20抽头FIR滤波器进行了测试和实现。该架构使用VHDL实现,并使用Altera旋风II II2C35F672C6进行了合成。性能结果表明,该架构实现了低功耗,高速和可变抽头灵活性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号