...
首页> 外文期刊>IEICE Electronics Express >Satisfiability-based method for reconfiguring power efficient VLSI array
【24h】

Satisfiability-based method for reconfiguring power efficient VLSI array

机译:基于可满足性的高效节能VLSI阵列重新配置方法

获取原文
           

摘要

Fault-tolerant techniques are absolutely vital for large scale multiprocessor array as it suffers from frequent hardware defects or soft faults. This paper presents a satisfiability (SAT)-Based method for the reconfiguration of a two-dimensional degradable very-large-scale integration (VLSI) array with faulty processing elements (PEs). An SAT model of the target array is proposed such that the target array can be constructed by using the efficient SAT solver. For minimizing the interconnection length of the target array, we present an incomplete algorithm, to search a target array with suitable interconnection length to meet the system requirement. Our evaluations show that the proposed incomplete algorithm is efficient, which is compared with the state-of-the-art.
机译:容错技术对于大型多处理器阵列绝对至关重要,因为它经常遭受硬件缺陷或软故障的困扰。本文提出了一种基于可满足性(SAT)的具有故障处理元件(PE)的二维可降解超大规模集成(VLSI)阵列重构方法。提出了目标阵列的SAT模型,从而可以使用高效的SAT求解器构造目标阵列。为了最小化目标阵列的互连长度,我们提出了一种不完整的算法,以搜索具有合适互连长度的目标阵列来满足系统要求。我们的评估表明,所提出的不完全算法是有效的,可以与最新技术进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号