首页> 外文期刊>IEICE Electronics Express >Novel Eight-Transistor SRAM cell for write power reduction
【24h】

Novel Eight-Transistor SRAM cell for write power reduction

机译:新型八晶体管SRAM单元可降低写入功率

获取原文
       

摘要

References(12) Cited-By(3) This paper presents a novel 8T SRAM cell which contains two tail transistors in the pull-down path of the respective inverter to minimize the write power consumption. The simulated results show that the proposed cell consumes about 57.87% lower power and gives faster response compared to the conventional 6T SRAM cell during a write operation. To compensate the read delay and static noise margin (SNM) losses due to the two extra tail transistors in the proposed cell, we have to enlarge the width of these two tail transistors.
机译:参考文献(12)Cited-By(3)本文介绍了一种新颖的8T SRAM单元,该单元在相应反相器的下拉路径中包含两个尾部晶体管,以最大程度地降低写入功耗。仿真结果表明,与传统的6T SRAM单元相比,拟写单元在写入操作期间的功耗降低了约57.87%,并且响应速度更快。为了补偿由于提出的单元中的两个额外的尾部晶体管引起的读取延迟和静态噪声裕量(SNM)损失,我们必须增大这两个尾部晶体管的宽度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号