首页> 外文期刊>IEICE Electronics Express >A metastability-immune error-resilient flip-flop for near-threshold variation-tolerant designs
【24h】

A metastability-immune error-resilient flip-flop for near-threshold variation-tolerant designs

机译:亚阈值免疫,抗错误的触发器,适用于接近阈值的变化容忍设计

获取原文
           

摘要

A metastability-immune error-resilient flip-flop (MIERFF) is proposed to eliminate timing margins. It detects timing errors by generating and capturing a pulse that is wide enough to avoid metastability, in response to the data input transition. Timing errors are immediately corrected by dynamically making the master latch transparent to resample the late-arriving data. The MIERFF improves the system reliability and reduces the correction performance penalty. We apply the MIERFF to a 32-bit embedded processor in a 40 nm CMOS technology. Simulation results show that the proposed design under 0.6 V consumes 47% less energy than the traditional worst case design and achieves 6%a??38% energy benefits over previous error detection and correction designs.
机译:提出了一种亚稳定免疫错误弹性触发器(MIERFF),以消除时序裕量。它响应于数据输入转换,通过生成和捕获足够宽的脉冲以避免亚稳态来检测时序错误。通过动态使主锁存器透明以重新采样迟到的数据,可以立即纠正时序错误。 MIERFF提高了系统可靠性并减少了校正性能损失。我们将MIERFF应用于采用40 nm CMOS技术的32位嵌入式处理器。仿真结果表明,与传统的最坏情况设计相比,拟议的设计在0.6 V下的功耗比传统的最差情况设计的功耗低47%,并且比以前的错误检测和纠正设计的能耗达到6%a ?? 38%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号