首页> 外文会议>IEEE International Conference on Consumer Electronics-Asia >A novel design methodology for error-resilient circuits in near-threshold computing
【24h】

A novel design methodology for error-resilient circuits in near-threshold computing

机译:近阈值计算中的容错电路的新颖设计方法

获取原文

摘要

Recently, supply voltage has been reduced for low power applications, and near threshold computing (NTC) is considered as a promising solution for optimal energy efficiency. However, NTC suffers a significant performance degradation, which is prone to timing errors. Thus, in order to improve the reliability of NTC operations, error-resilient techniques are indispensable, though they cause area and power overheads. In this paper, we propose a design methodology which provides an optimal implementation of error-resilient circuits. A modified Quine-McCluskey (Q-M) algorithm is exploited to earn the minimum set of error-resilient circuits without any loss of detection ability. From the proposed design flow, benchmark results show that optimal design reduces up to 72% of required flip-flops to be changed to error-resilient circuits without compromising an error detection ability.
机译:最近,对于低功率应用,电源电压已经降低,近阈值计算(NTC)被认为是实现最佳能源效率的有前途的解决方案。但是,NTC的性能显着下降,这容易导致计时错误。因此,为了提高NTC操作的可靠性,容错技术是必不可少的,尽管它们会引起面积和功率开销。在本文中,我们提出了一种设计方法,该方法可提供错误恢复电路的最佳实现。利用改进的Quine-McCluskey(Q-M)算法来获得最少的防错电路集,而不会损失任何检测能力。从建议的设计流程来看,基准测试结果表明,最佳设计最多可减少72%的所需触发器,以将其更改为具有弹性的电路,而不会影响检错能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号