首页> 外文期刊>IEICE Electronics Express >Standby power reduction using optimal supply voltage and body-bias voltage
【24h】

Standby power reduction using optimal supply voltage and body-bias voltage

机译:使用最佳电源电压和人体偏置电压降低待机功耗

获取原文
           

摘要

References(6) Cited-By(3) This paper proposes a novel design method to minimize the leakage power during standby mode using a novel optimal supply voltage and body-bias voltage generating technique for nanoscale VLSI systems. The minimum level of VDD is generated for different temperature and process conditions adaptively using a look-up-table method. The subthreshold current as well as gate-tunneling and band-to-band-tunneling currents are monitored and minimized adaptively by the optimally generated body-bias voltage. The proposed design method reduces the leakage power by 1000 times on average for ISCAS85 benchmark circuits designed using 32nm CMOS technology comparing to the case where the method is not applied.
机译:参考文献(6)引用了(3)本文提出了一种新颖的设计方法,该方法使用一种新颖的最佳电源电压和体偏置电压生成技术将纳米级VLSI系统的待机状态下的功耗降至最低。 VDD的最小电平是使用查找表方法针对不同的温度和工艺条件自适应生成的。亚阈值电流以及栅极隧道电流和带间隧道电流通过最佳生成的体偏置电压进行自适应监控和最小化。与不采用该方法的情况相比,对于使用32nm CMOS技术设计的ISCAS85基准电路,所提出的设计方法平均可将泄漏功率降低1000倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号