...
首页> 外文期刊>IEICE Electronics Express >ESD protection circuit with low triggering voltage and fast turn-on using substrate-triggered technique
【24h】

ESD protection circuit with low triggering voltage and fast turn-on using substrate-triggered technique

机译:使用衬底触发技术的低触发电压和快速开启的ESD保护电路

获取原文
           

摘要

References(5) In this paper, ESD protection circuit with substrate-triggered technique using PNP bipolar transistor for quick discharge of the electrostatic energy is proposed. The proposed ESD protection circuit is verified by the transmission line pulse (TLP) system. The results show that the proposed ESD protection circuit has lower trigger voltage (5.98V) compared with that of conventional GGNMOS. And the proposed circuit has faster turn-on time (∼37ns) than that of the conventional substrate-triggered ESD protection circuit.
机译:参考文献(5)提出了一种采用PNP双极晶体管的衬底触发技术的ESD保护电路,用于快速释放静电能。所提出的ESD保护电路已通过传输线脉冲(TLP)系统进行了验证。结果表明,与传统的GGNMOS相比,所提出的ESD保护电路具有较低的触发电压(5.98V)。并且所提出的电路比传统的衬底触发的ESD保护电路具有更快的导通时间(〜37ns)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号