...
首页> 外文期刊>IEICE Electronics Express >A low-power high-speed true single phase clock divide-by-2/3 prescaler
【24h】

A low-power high-speed true single phase clock divide-by-2/3 prescaler

机译:低功耗高速真单相时钟分频2/3预分频器

获取原文

摘要

References(5) Cited-By(3) A novel low power high-speed true single-phase clock-based (TSPC) divide-by-2/3 prescaler is presented. By modifying the precharge branch in the TSPC flip-flop instead of the AND gate in conventional topologies, the inverter between the two flip-flops of the conventional divide-by-2/3 prescaler is eliminated, and the number of switching stages is reduced to 6. The prescaler is designed in SMIC 0.18µm CMOS process, the simulating results show that the maximum operating frequency of the prescaler in divide-by-3 mode reaches 10GHz with 1.836mW power consumption, and is 50% faster than the conventional divide-by-3 circuit. The maximum operating frequency of the prescaler in divide-by-2 mode reaches 8GHz with 1.34mW power consumption.
机译:参考文献(5)引用了(3)提出了一种新颖的低功耗高速真单相基于时钟(TSPC)除以2/3的预分频器。通过修改TSPC触发器中的预充电支路而不是常规拓扑中的AND门,可以消除常规2/3分频器的两个触发器之间的反相器,并减少了开关级数到6。该预分频器采用SMIC 0.18µm CMOS工艺设计,仿真结果表明,该分频器在3分频模式下的最大工作频率达到10GHz,功耗为1.836mW,比传统分频器快50%。 -by-3电路。 2分频模式下预分频器的最大工作频率达到8GHz,功耗为1.34mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号