首页> 外文期刊>IEICE Electronics Express >An FPGA-based design and implementation of an all-digital serializer for inter module communication in SoC
【24h】

An FPGA-based design and implementation of an all-digital serializer for inter module communication in SoC

机译:基于FPGA的全数字串行器的设计和实现,用于SoC中的模块间通信

获取原文
           

摘要

References(8) Cited-By(2) In this paper, an all-digital serializer circuit based on a novel frequency and delay locked-loop (F/DLL) clock multiplier is presented. The advantages of the proposed F/DLL are that, it simultaneously generates a high frequency signal from a low frequency reference signal and synchronizes the two signals without jitter accumulation issue. Moreover, it can be easily adapted for different FPGA families as well as implemented as an integrated circuit. The proposed serializer circuit is used as a part of a SERDES in inter-module communication in system-on-chip (SoC). The simulation and experimental results confirm the performance of the serializer with the proposed clock multiplier.
机译:参考文献(8)引用了(2)本文提出了一种基于新型频率和延迟锁定环(F / DLL)时钟乘法器的全数字串行器电路。所提出的F / DLL的优点在于,它可以同时从低频参考信号生成高频信号,并使两个信号同步,而不会产生抖动累积问题。此外,它可以轻松地适用于不同的FPGA系列,并可以实现为集成电路。所提出的串行器电路在片上系统(SoC)的模块间通信中用作SERDES的一部分。仿真和实验结果证实了所提出的时钟乘法器的串行器性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号