首页> 外文期刊>Design & Test of Computers, IEEE >Architecture of a Reusable BIST Engine for Detection and Autocorrection of Memory Failures and for IO Debug, Validation, Link Training, and Power Optimization on 14-nm SoC
【24h】

Architecture of a Reusable BIST Engine for Detection and Autocorrection of Memory Failures and for IO Debug, Validation, Link Training, and Power Optimization on 14-nm SoC

机译:可重复使用的BIST引擎的体系结构,用于检测和自动纠正内存故障,以及在14纳米SoC上进行IO调试,验证,链接训练和功耗优化

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the hardware and software architecture of a reusable BIST engine for 3D stacked 14-nm SoC, which also includes softwareassisted autorepair of memory defects. Silicon results presented demonstrate the features of such engine such as easy silicon debug, validation time reduction by 3x, detection and repair of memory cell defects, etc. This solution has been successfully designed and used for seven Intel SoCs successfully debugged, tested, and launched into the market place.
机译:本文介绍了用于3D堆叠14纳米SoC的可重用BIST引擎的硬件和软件架构,其中还包括软件辅助的内存缺陷自动修复。展示的芯片结果证明了这种引擎的功能,例如轻松的芯片调试,验证时间减少了3倍,存储单元缺陷的检测和修复等。此解决方案已成功设计并用于成功调试,测试和发布的七个英特尔SoC进入市场。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号