首页> 外文期刊>Design Automation for Embedded Systems >FPGA automatic re-synchronisation for pipelined, floating point control systems applications
【24h】

FPGA automatic re-synchronisation for pipelined, floating point control systems applications

机译:FPGA自动重新同步,适用于流水线,浮点控制系统应用

获取原文
获取原文并翻译 | 示例

摘要

One of the main challenges in Systems designs is the ability to integrate real time high fidelity models on suitable and feasible hardware platforms. Because of its inherited parallelism, FPGA (Field Programmable Gate Arrays) technology achieves sample rates which are typically faster than real time. This can be seen as the last line of defence against the increasing requirements given by high fidelity models. But as most of the FPGA applications are specialised and the FPGA toolsets do not support basic control systems blocks, designs are constructed and optimised manually. This leads to significant effort required in finding feasible hardware FPGA implementations. Therefore, the work in this paper describes how to automatically optimise the most time consuming process found in generic FPGA implementations: the optimisation of the pipelining process. This is constructed on a rigorous mathematical model and achieved using drag and drop floating point HDL (Hardware Description Language) control systems blocks, under System Generator, in Simulink.
机译:系统设计的主要挑战之一是在合适且可行的硬件平台上集成实时高保真模型的能力。由于其继承的并行性,FPGA(现场可编程门阵列)技术可实现通常比实时速度快的采样率。这可以看作是抵御高保真模型不断增长的需求的最后一道防线。但是,由于大多数FPGA应用程序都是专用的,并且FPGA工具集不支持基本的控制系统模块,因此必须手动构建和优化设计。这导致寻找可行的硬件FPGA实现需要大量的精力。因此,本文的工作描述了如何自动优化通用FPGA实现中最耗时的过程:流水线过程的优化。这是基于严格的数学模型构建的,并在Simulink中的System Generator下使用拖放浮点HDL(硬件描述语言)控制系统模块来实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号