首页> 外文期刊>IEEE Transactions on Consumer Electronics >A cost-effective 8/spl times/8 2-D IDCT core processor with folded architecture
【24h】

A cost-effective 8/spl times/8 2-D IDCT core processor with folded architecture

机译:具有折叠架构的高性价比8 / spl times / 8 2-D IDCT核心处理器

获取原文
获取原文并翻译 | 示例

摘要

A dedicated cost-effective core processor of the 8/spl times/8 two-dimensional (2-D) inverse discrete transform (IDCT) architecture based on the direct realization approach is proposed. The folding scheme is developed to obtain a low gate-count and high throughput. The experimental result shows that the chip's throughput is one pixel per clock cycle with a structure of 78 K transistors, which reveals that the low cost of VLSI implementation is more attractive than most of previously reported chips. With 0.6 /spl mu/m CMOS, double metal technology, the chip is a standard-cell implementation and requires a core size of 4.4/spl times/2.8 mm/sup 2/, and is able to operate at a clock rate of more than 100 MHz.
机译:提出了一种基于直接实现方法的8 / spl times / 8二维(2-D)逆离散变换(IDCT)体系结构的专用性价比高的核心处理器。开发折叠方案以获得低门数和高吞吐量。实验结果表明,该芯片的吞吐量为每个时钟周期一个像素,具有78 K晶体管的结构,这表明VLSI实现的低成本比大多数以前报道的芯片更具吸引力。该芯片采用0.6 / spl mu / m CMOS,双金属技术,是一种标准单元实现,其核心尺寸为4.4 / spl倍/2.8 mm / sup 2 /,并且能够以更高的时钟速率工作超过100 MHz

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号