首页> 外文期刊>Concurrency, practice and experience >Efficient mapping and acceleration of AES on custom multi-core architectures
【24h】

Efficient mapping and acceleration of AES on custom multi-core architectures

机译:定制多核体系结构上的AES高效映射和加速

获取原文
获取原文并翻译 | 示例

摘要

Multi-core processors can deliver significant performance benefits for multi-threaded software by adding processing power with minimal latency, given the proximity of the processors. Cryptographic applications are inherently complex and involve large computations. Most cryptographic operations can be translated into logical operations, shift operations, and table look-ups. In this paper we design a novel processor (called μ-core) with a reconfigurable Arithmetic Logic Unit, and design custom two-dimensional multi-core architectures on top of it to accelerate cryptographic kernels. We propose an efficient mapping of instructions from the multi-core grid to the individual processor cores and illustrate the performance of AES-128E algorithm over custom-sized grids. The model was developed using Simulink and the performance analysis suggests a positive trend towards development of large multi-core (or multi-μ-core) architectures to achieve high throughputs in cryptographic operations.
机译:在处理器接近的情况下,多核处理器可以通过以最小的延迟增加处理能力来为多线程软件提供显着的性能优势。加密应用程序本质上是复杂的,并且涉及大量计算。大多数密码运算可以转换为逻辑运算,移位运算和表查找。在本文中,我们设计了一种具有可重新配置的算术逻辑单元的新型处理器(称为μ核),并在其之上设计了定制的二维多核体系结构以加速加密内核。我们提出了从多核网格到各个处理器内核的有效指令映射,并说明了AES-128E算法在自定义大小网格上的性能。该模型是使用Simulink开发的,性能分析表明,发展大型多核(或多μ核)架构以实现密码运算中的高吞吐量的积极趋势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号