...
首页> 外文期刊>IEEE Transactions on Computers >Interlock collapsing ALU's
【24h】

Interlock collapsing ALU's

机译:互锁崩溃的ALU

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A device capable of executing interlocked fixed point arithmetic logic unit (ALU) instructions in parallel with other instructions causing the execution interlock is presented. The device incorporates the design of a 3-1 ALU and can execute two's complement, unsigned binary, and binary logical operations. It is shown that status for ALU operations using a 3-1 ALU can be determined in a parallel fashion, resulting in the compliance of the proposed device with predetermined architectural behavior of single instruction execution. The device requires no more logic stages than does a 3-1 binary adder using a carry-save adder (CSA) followed by a carry-lookahead adder (CLA) design. Design considerations using a commonly available CMOS technology are also reported, indicating that the device will not increase the machine cycle of an implementation. It is suggested that the device can maintain full architectural compatibility.
机译:提出了一种能够与导致执行互锁的其他指令并行执行互锁的定点算术逻辑单元(ALU)指令的设备。该器件采用3-1 ALU的设计,可以执行二进制补码,无符号二进制和二进制逻辑运算。结果表明,可以以并行方式确定使用3-1 ALU的ALU操作的状态,从而使所提出的设备符合单个指令执行的预定体系结构行为。与使用进位保存加法器(CSA)和后进超前加法器(CLA)设计的3-1二进制加法器相比,该器件所需的逻辑级更多。还报告了使用通用CMOS技术的设计注意事项,表明该设备不会增加实现的机器周期。建议该设备可以保持完整的体系结构兼容性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号