首页> 外文期刊>Computers, IEEE Transactions on >Distributed Virtual Bit-Slice Synchronizer: A Scalable Hardware Barrier Mechanism for n-Dimensional Meshes
【24h】

Distributed Virtual Bit-Slice Synchronizer: A Scalable Hardware Barrier Mechanism for n-Dimensional Meshes

机译:分布式虚拟位片同步器:用于n维网格的可扩展硬件屏障机制

获取原文
获取原文并翻译 | 示例

摘要

The work presents a distributed hardware-level barrier mechanism for n-dimensional mesh-connected MIMD computers, called Distributed Virtual Bit-Slice Synchronizer (DVBSS). The proposed mechanism is structured around an m-bit dedicated control network, whose topology is a directed mesh-embeddable graph, with an additional m-bit-wide wraparound connection. By using a specific virtualization scheme making it possible to have p virtual m-bit barrier networks superposed on a physical one, the DVBSS model allows to synchronize more than m barrier groups. To minimize synchronization latency, the DVBSS scheme uses a distributed circulating wave clocking (DCW-clocking) technique to switch between virtual barrier networks in a pipeline fashion. The DVBSS scheme is shown to be general, configurable, and MPI-compatible. Unlike proposed distributed hardware barriers, and hardware tree-based schemes, the DVBSS mechanism accepts dynamically defined (possibly overlapping) barrier groups of arbitrary size and shape, allowing noncontiguous group member allocations.
机译:这项工作提出了一种用于n维网状连接的MIMD计算机的分布式硬件级屏障机制,称为分布式虚拟位片同步器(DVBSS)。所提出的机制是围绕一个m位专用控制网络构建的,该网络的拓扑结构是有向可嵌入网格的有向图,并带有一个附加的m位宽环绕连接。通过使用一种特定的虚拟化方案,可以将p个虚拟的m位屏障网络叠加在一个物理的屏障网络上,DVBSS模型允许同步m个以上的屏障组。为了最小化同步等待时间,DVBSS方案使用分布式循环波时钟(DCW-clocking)技术以流水线方式在虚拟屏障网络之间进行切换。 DVBSS方案显示为通用,可配置和MPI兼容。与建议的分布式硬件屏障和基于硬件树的方案不同,DVBSS机制接受任意大小和形状的动态定义的(可能重叠的)屏障组,从而允许不连续的组成员分配。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号