首页> 外文期刊>Computers, IEEE Transactions on >Adaptive Voltage Scaling with In-Situ Detectors in Commercial FPGAs
【24h】

Adaptive Voltage Scaling with In-Situ Detectors in Commercial FPGAs

机译:商用FPGA中具有原位检测器的自适应电压调节

获取原文
获取原文并翻译 | 示例

摘要

This paper investigates the limits of adaptive voltage scaling (AVS) applied to commercial FPGAs which do not specifically support voltage adaptation. An adaptive power architecture based on a modified design flow is created with in-situ detectors and dynamic reconfiguration of clock management resources. AVS is a power-saving technique that enables a device to regulate its own voltage and frequency based on workload, process and operating conditions in a closed-loop configuration. It results in significant improved energy profiles compared with dynamic voltage frequency scaling (DVFS) in which the device uses a number of pre-calculated valid working points. The results of deploying AVS in FPGAs with in-situ detectors shows power and energy savings exceeding 85 percent compared with nominal voltage operation at the same frequency. The in-situ detector approach compares favorably with critical path replication based on delay lines since it avoids the need of cumbersome and error-prone delay line calibration.
机译:本文研究了适用于不专门支持电压自适应的商用FPGA的自适应电压缩放(AVS)的限制。利用原位检测器和时钟管理资源的动态重新配置,创建了基于修改后的设计流程的自适应电源架构。 AVS是一种节能技术,使设备可以在闭环配置中根据工作量,过程和操作条件调节自己的电压和频率。与动态电压频率缩放(DVFS)相比,该设备使用了许多预先计算的有效工作点,从而显着改善了能量分布。在带有原位检测器的FPGA中部署AVS的结果表明,与在相同频率下的标称电压工作相比,功率和能量节省超过85%。原位检测器方法与基于延迟线的关键路径复制相比具有优势,因为它避免了繁琐且容易出错的延迟线校准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号