首页> 外文期刊>Computers, IEEE Transactions on >Schedulability Analysis for Memory Bandwidth Regulated Multicore Real-Time Systems
【24h】

Schedulability Analysis for Memory Bandwidth Regulated Multicore Real-Time Systems

机译:内存带宽调节的多核实时系统的可调度性分析

获取原文
获取原文并翻译 | 示例

摘要

Multicore architecture brings a significant challenge in designing critical real-time systems because of timing variability caused by concurrent accesses to shared memory. We propose a memory bandwidth regulated system architecture and a novel analysis method to address this challenge. In the proposed architecture, each core's memory access rate is regulated in a globally coordinated manner. The architecture allows system designers to control the system to satisfy desired real-time performance. The proposed analysis method provides a way to calculate worst case response time of each real-time task independently from other activities on other cores; it only depends on the task under analysis, the assigned bandwidth, and the number of cores in the system. We believe this independence is critical to enable modular certification of critical real-time systems. We implement the proposed system model on the gem5 architecture simulator. We evaluate the proposed analysis method by comparing the computed runtime with the measured runtime on the modified simulator. We show that the analysis method provides reasonable upper-bounds based on the SPEC2006 benchmark suite.
机译:由于并发访问共享内存会导致时序变化,因此多核体系结构给设计关键实时系统带来了巨大挑战。我们提出了一种内存带宽调节的系统架构和一种新颖的分析方法来应对这一挑战。在提出的架构中,每个内核的内存访问速率都以全局协调的方式进行调节。该体系结构允许系统设计人员控制系统以满足所需的实时性能。所提出的分析方法提供了一种独立于其他内核上的其他活动来计算每个实时任务的最坏情况响应时间的方法。它仅取决于正在分析的任务,分配的带宽以及系统中的内核数。我们认为,这种独立性对于实现关键实时系统的模块化认证至关重要。我们在gem5架构模拟器上实现了建议的系统模型。我们通过在修改后的模拟器上将计算的运行时间与测量的运行时间进行比较,来评估所提出的分析方法。我们表明,该分析方法基于SPEC2006基准套件提供了合理的上限。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号