首页> 外文期刊>IEEE Transactions on Computers >An ALU Protection Methodology for Soft Processors on SRAM-Based FPGAs
【24h】

An ALU Protection Methodology for Soft Processors on SRAM-Based FPGAs

机译:基于SRAM的FPGA上软处理器的ALU保护方法

获取原文
获取原文并翻译 | 示例

摘要

The use of microprocessors in space missions implies that they should be protected against the effects of cosmic radiation. Commonly this objective has been achieved by applying modular redundancy techniques which provide good results in terms of reliability but increase significantly the number of used resources. Because of that, new protection techniques have appeared, trying to establish a trade-off between reliability and resource utilization. In this paper, we propose an application-based methodology, to protect a soft processor implemented in an SRAM-based FPGA, against the effect of soft errors. This is done creating a library of adaptive protection configurations, based on the profiling of the application. This hardware configuration library, combined with the reprogramming capabilities of the FPGA, helps to create an adaptive protection for each application. We propose two partial TMR configurations for the Arithmetic Logic Unit (ALU) as an example of this methodology. The proposed scheme has been tested in a RISC-V soft processor. A fault injection campaign has been performed to test its reliability.
机译:在太空飞行中使用微处理器意味着应该保护它们免受宇宙辐射的影响。通常,通过应用模块化冗余技术可以实现此目标,该技术在可靠性方面可提供良好的结果,但显着增加了已使用资源的数量。因此,出现了新的保护技术,试图在可靠性和资源利用之间建立折衷方案。在本文中,我们提出了一种基于应用程序的方法,以保护在基于SRAM的FPGA中实现的软处理器免受软错误的影响。这是基于应用程序的概要创建自适应保护配置的库而完成的。该硬件配置库与FPGA的重新编程功能相结合,有助于为每个应用创建自适应保护。我们为算术逻辑单元(ALU)提出了两种部分TMR配置,以此方法为例。提议的方案已在RISC-V软处理器中进行了测试。已执行故障注入活动以测试其可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号