...
首页> 外文期刊>Computers & Digital Techniques, IET >Exploiting an infrastructure-intellectual property for systems-on-chip test, diagnosis and silicon debug
【24h】

Exploiting an infrastructure-intellectual property for systems-on-chip test, diagnosis and silicon debug

机译:利用基础设施知识产权来进行片上系统测试,诊断和芯片调试

获取原文
获取原文并翻译 | 示例
           

摘要

Semiconductor manufacturers aim at delivering high-quality new devices within shorter times in order to gain market shares. First silicon debug and diagnosis are important issues to be tackled in order to minimise the time-to-market and avoid expensive re-spins, while volume testing is necessary for guaranteeing acceptable quality levels. In this study, the authors propose an infrastructure intellectual property (I-IP) intended to be a companion for embedded processor cores. The proposed I-IP is an efficient, flexible, low cost and easy-toadopt solution for managing silicon debug, diagnosis and production test of microprocessor cores and of other cores in a system-on-chip (SoC), offering full support to the three domains of test, diagnosis and debug. A key characteristic of the proposed solution is that the requirements from the three domains are faced in an integrated manner, and the interface to the device during test, diagnosis and debug is a single one, supporting command-based interaction (instead of bit based). A prototypical design has been developed and integrated in an OGG Vorbis decoder SoC including a Leon2 microprocessor core, thus allowing a first practical evaluation about costs and benefits of the introduced I-IP-based approach. On this sample scenario, the key aspects in the process of testing, diagnosing and debugging a typical SoC are discussed.
机译:半导体制造商的目标是在更短的时间内交付高质量的新设备,以赢得市场份额。首先,芯片调试和诊断是要解决的重要问题,以最大程度地缩短产品上市时间并避免昂贵的重新设计,而批量测试对于保证可接受的质量水平是必需的。在这项研究中,作者提出了一种基础架构知识产权(I-IP),旨在与嵌入式处理器内核配合使用。提议的I-IP是一种高效,灵活,低成本且易于采用的解决方案,用于管理微处理器内核和片上系统(SoC)中其他内核的芯片调试,诊断和生产测试,为该处理器提供全面支持。测试,诊断和调试三个领域。提出的解决方案的关键特性是,以集成的方式来面对来自三个域的需求,并且在测试,诊断和调试过程中与设备的接口是一个接口,从而支持基于命令的交互(而不是基于位的交互) 。已开发出原型设计并将其集成到包括Leon2微处理器内核的OGG Vorbis解码器SoC中,从而可以对引入的基于I-IP的方法的成本和收益进行首次实际评估。在此示例场景中,讨论了测试,诊断和调试典型SoC的关键方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号