首页> 外文期刊>Computers & Digital Techniques, IET >H.264/AVC high definition intra coding implementation on multiprocessor system on chip technology architecture
【24h】

H.264/AVC high definition intra coding implementation on multiprocessor system on chip technology architecture

机译:H.264 / AVC高清晰度帧内编码在多处理器片上系统技术架构上的实现

获取原文
获取原文并翻译 | 示例

摘要

Exploiting the multiprocessor system on chip technology (MPSoC) is a promising way to improve the frame rate of latest video encoders. In this article, an MPSoC architecture for the intra prediction encoding chain of H.264/AVC high definition is proposed using SoCLib, an open platform for virtual prototyping of MPSoC architectures. Experimental results show a speedup of about 85% in processing time, compared with an execution based on a single central processing unit, with an acceptable final circuit area. The proposed parallelism does not affect the quality of the reconstructed video and bit rate. It takes into account the data loading latency constraint and the size of used memory requirement. The proposed architecture is validated on FPGA technology, using a technique that allows switching from a virtual platform to a hardware one.
机译:利用多处理器片上系统技术(MPSoC)是提高最新视频编码器帧速率的一种有前途的方法。在本文中,使用SoCLib(一种用于MPSoC架构的虚拟原型的开放平台),提出了用于H.264 / AVC高清晰度帧内预测编码链的MPSoC架构。实验结果表明,与基于单个中央处理单元的执行相比,最终电路面积可以接受的情况下,处理时间加快了约85%。所提出的并行性不影响重构视频的质量和比特率。它考虑了数据加载延迟约束和已用内存需求的大小。使用允许从虚拟平台切换到硬件平台的技术,在FPGA技术上对提出的体系结构进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号