首页> 外文期刊>Computer architecture news >A Case for Bufferless Routing in On-Chip Networks
【24h】

A Case for Bufferless Routing in On-Chip Networks

机译:片上网络中无缓冲路由的一种情况

获取原文
获取原文并翻译 | 示例

摘要

Buffers in on-chip networks consume significant energy, occupy chip area, and increase design complexity. In this paper, we make a case for a new approach to designing on-chip interconnection networks that eliminates the need for buffers for routing or flow control. We describe new algorithms for routing without using buffers in router input/output ports. We analyze the advantages and disadvantages of bufferless routing and discuss how router latency can be reduced by taking advantage of the fact that input/output buffers do not exist. Our evaluations show that routing without buffers significantly reduces the energy consumption of the on-chip cache/processor-to-cache network, while providing similar performance to that of existing buffered routing algorithms at low network utilization (i.e., on most real applications). We conclude that bufferless routing can be an attractive and energy-efficient design option for on-chip cache/processor-to-cache networks where network utilization is low.
机译:片上网络中的缓冲器消耗大量能量,占用芯片面积并增加设计复杂性。在本文中,我们为设计一种片上互连网络的新方法提供了理由,该方法消除了对用于路由或流控制的缓冲区的需要。我们描述了无需在路由器输入/输出端口中使用缓冲区即可进行路由的新算法。我们分析了无缓冲路由的优缺点,并讨论了如何利用不存在输入/输出缓冲区的事实来减少路由器延迟。我们的评估表明,没有缓冲区的路由可以显着降低片上缓存/处理器到缓存网络的能耗,同时在网络利用率低的情况下(即在大多数实际应用中)提供与现有的缓存路由算法相似的性能。我们得出结论,对于网络利用率低的片上缓存/处理器到缓存网络,无缓冲路由可能是一种有吸引力且节能的设计选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号