...
首页> 外文期刊>Components, Packaging and Manufacturing Technology, IEEE Transactions on >Simplified Chip Power Modeling Methodology Without Netlist Information in Early Stage of SoC Design Process
【24h】

Simplified Chip Power Modeling Methodology Without Netlist Information in Early Stage of SoC Design Process

机译:SoC设计过程早期没有网表信息的简化芯片功率建模方法

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel methodology for on-chip power-noise modeling in the early stage of system-on-chip (SoC) design. Conventionally, the on-chip power-noise simulation is performed in “placement and routing” design stage. Therefore, designers experience difficulty in applying the simulation results to improve power-noise performance because of the delivery time. The proposed methodology enables modeling of the dynamic current profile, without any geometry information and estimation of SoC power noise in the register-transfer-level design phase. Each SoC sub-block is defined as a unit simplified chip power model (SCPM), and the defined unit SCPMs are integrated into one SCPM, including multiblock characteristics. SCPM presents various types of current profiles to accurately predict the maximum current peak, and it includes the background current to prevent overestimation of the ac current. To improve the simulation accuracy, this paper proposes a voltage ripple measurement method that considers the SoC operating scenario. The simulation results of the SCPM are verified by the measurement results, and the SCPM methodology shows the correlation results of 7 and 18 mV on two test vehicles with a 1.1 V core voltage. In the chip-package design industry for electronic applications, the proposed methodology presents a design guide for the power delivery network, such as essential capacitance per location (e.g., chip, package, and printed circuit board) and the limit of the off-chip routing inductance. In addition, the forecast by the SCPM simulation shows that preactive design is available at the early stages of the design process.
机译:本文提出了一种在片上系统(SoC)设计早期阶段进行片上功率噪声建模的新颖方法。常规上,在“布局和布线”设计阶段执行片上功率噪声仿真。因此,由于交付时间的关系,设计人员在应用仿真结果来改善功率噪声性能时会遇到困难。所提出的方法可以在寄存器传输级设计阶段对动态电流曲线进行建模,而无需任何几何信息和SoC功率噪声估计。每个SoC子块都定义为一个单元简化芯片功率模型(SCPM),并且已定义的单元SCPM集成到一个SCPM中,包括多块特性。 SCPM提供各种类型的电流曲线以准确预测最大电流峰值,并且包括背景电流以防止过高估计交流电流。为了提高仿真精度,本文提出一种考虑SoC工作场景的电压纹波测量方法。测量结果验证了SCPM的仿真结果,SCPM方法论显示了在两个核心电压为1.1 V的测试车辆上7 mV和18 mV的相关结果。在电子应用的芯片封装设计行业中,所提出的方法论提出了功率传输网络的设计指南,例如每个位置的基本电容(例如,芯片,封装和印刷电路板)以及片外限制布线电感。此外,SCPM模拟的预测表明,在设计过程的早期阶段就可以进行主动设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号