...
首页> 外文期刊>IEEE Communications Magazine >CMOS ADC-based receivers for high-speed electrical and optical links
【24h】

CMOS ADC-based receivers for high-speed electrical and optical links

机译:基于CMOS ADC的接收器,用于高速电气和光学链路

获取原文
获取原文并翻译 | 示例

摘要

CMOS ADC-based serial link receivers enable powerful digital equalization and symbol detection techniques for high data rate operation over electrical and optical wireline channels. Common ADC architectures and equalization techniques that allow 10 Gb/s and higher operation are surveyed in this article. As time-interleaving is most often employed to achieve these high sampling rates, the associated errors and calibration techniques are presented. The impact of ADC quantization noise on receiver performance and how this can be improved via embedded partial analog equalization are detailed. A description of a 65 nm CMOS hybrid ADC-based receiver architecture that employs a 3-tap analog FFE embedded inside a 6-bit asynchronous successive approximation register (SAR) ADC and a per-symbol dynamically enabled digital equalizer operating at 10 Gb/s concludes the discussion.
机译:基于CMOS ADC的串行链路接收器实现了强大的数字均衡和符号检测技术,可在电气和光学有线信道上实现高数据速率操作。本文研究了允许10 Gb / s和更高操作的通用ADC架构和均衡技术。由于最经常采用时间交织来实现这些高采样率,因此介绍了相关的误差和校准技术。详细介绍了ADC量化噪声对接收机性能的影响,以及如何通过嵌入式部分模拟均衡来改善噪声的影响。基于65 nm CMOS混合ADC的接收器体系结构的说明,该体系结构采用嵌入6位异步逐次逼近寄存器(SAR)ADC内的3抽头模拟FFE和以10 Gb / s速率运行的每符号动态启用数字均衡器讨论结束。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号