首页> 外文期刊>Circuits and systems >Design of Efficient Router with Low Power and Low Latency for Network on Chip
【24h】

Design of Efficient Router with Low Power and Low Latency for Network on Chip

机译:片上网络的低功耗低延迟高效路由器设计

获取原文
获取原文并翻译 | 示例

摘要

The NoC consists of processing element (PE), network interface (NI) and router. This paper proposes a hybrid scheme for Netwok of Chip (NoC), which aims at obtaining low latency and low power consumption by concerning wired and wireless links between routers. The main objective of this paper is to reduce the latency and power consumption of the network on chip architecture using wireless link between routers. In this paper, the power consumption is reduced by designing a low power router and latency is reduced by implementing a on-chip wireless communication as express links for transferring data from one subnet routers to another subnet routers. The average packet latency and normalized power consumption of proposed hybrid NoC router are analyzed for synthetic traffic loads as shuffle traffic, bitcomp traffic, transpose traffic and bitrev traffic. The proposed hybrid NoC router reduces the normalized power over the wired NoC by 12.18% in consumer traffic, 12.80% in Autolndust traffic and 12.5% in MPEG2 traffic. The performance is also analyzed with real time traffic environments using Network simulator 2 tool.
机译:NoC由处理元素(PE),网络接口(NI)和路由器组成。本文提出了一种用于芯片网络(NoC)的混合方案,旨在通过考虑路由器之间的有线和无线链路来获得低延迟和低功耗。本文的主要目的是通过使用路由器之间的无线链路来减少芯片上网络架构的延迟和功耗。在本文中,通过设计低功耗路由器来降低功耗,并通过将片上无线通信实现为用于将数据从一个子网路由器传输到另一子网路由器的快速链接,来减少延迟。针对混合流量负载(如洗牌流量,bitcomp流量,转置流量和bitrev流量)分析了建议的混合NoC路由器的平均数据包延迟和标准化功耗。拟议中的混合NoC路由器将有线NoC的标准化功率在消费者流量中降低了12.18%,在自动工业流量中降低了12.80%,在MPEG2通信量中降低了12.5%。还使用网络模拟器2工具在实时流量环境中分析了性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号