...
首页> 外文期刊>Circuits, systems, and signal processing >Design of Fast-Locked Digitally Controlled Low-Dropout Regulator for Ultra-low Voltage Input
【24h】

Design of Fast-Locked Digitally Controlled Low-Dropout Regulator for Ultra-low Voltage Input

机译:超低压输入的快速锁定数控低压降稳压器设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a new design for a fast-locked digitally controlled low-dropout regulator (FDLDO) for an ultra-low voltage input. The proposed design involves a fast-locked control mechanism that reduces the settling time of the load transient response in the tracking mode and decreases the quiescent current in the regulating mode. For an ultra-low input voltage of 0.35 V, the proposed FDLDO is capable of providing a regulated output voltage of 0.3 V with a dropout voltage of 50 mV and delivering a maximal load current of 2.4 mA with current and power efficiencies of 99.74 and 85.49%, respectively. Measurement results showed that in the regulating mode, the quiescent current is only 5.15 mu A for the maximal load current; furthermore, for the maximal load current, the load regulation and the line regulation are 1.5 mV/mA and 4.916 mV/V, respectively. Under the load regulation, the transient response time is less than 15 mu s. No external output capacitor is required to stabilize the control loop, and there is no external input clock. The proposed FDLDO is suitable for low-power system-on-a-chip applications of wearable electronic devices with an ultra-low supply voltage.
机译:本文提出了一种针对超低压输入的快速锁定数控低压降稳压器(FDLDO)的新设计。所提出的设计涉及一种快速锁定的控制机制,该机制可缩短跟踪模式下负载瞬态响应的建立时间,并减小调节模式下的静态电流。对于0.35 V的超低输入电压,建议的FDLDO能够提供0.3 V的稳定输出电压和50 mV的压差,并提供2.4 mA的最大负载电流,电流和功率效率分别为99.74和85.49。 %, 分别。测量结果表明,在调节模式下,最大负载电流的静态电流仅为5.15μA。此外,对于最大负载电流,负载调整率和线路调整率分别为1.5 mV / mA和4.916 mV / V。在负载调节下,瞬态响应时间小于15μs。不需要外部输出电容器来稳定控制环路,并且没有外部输入时钟。拟议的FDLDO适用于具有超低电源电压的可穿戴电子设备的低功耗片上系统应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号