首页> 外文会议>Quality Electronic Design (ISQED), 2012 13th International Symposium on >An ultra-low voltage digitally controlled low-dropout regulator with digital background calibration
【24h】

An ultra-low voltage digitally controlled low-dropout regulator with digital background calibration

机译:具有数字背景校准的超低压数控低压降稳压器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we describe a novel ultra-low voltage digitally controlled low-dropout (LDO) voltage regulator offering digitally controllable dynamic voltage scaling (DVS) for near/sub-threshold applications. We eliminate the reference voltage in conventional LDOs and adopt the reference clock that enables the proposed LDO to be controlled digitally. The analog components are replaced by digital counterparts which are able to operate at near/sub-threshold regime. Additionally, a digital background calibration scheme is proposed to minimize the regulated voltage errors due to process, voltage, and temperature (PVL) variations. The proposed LDO has been designed in a 90-nm regular Vt CMOS process and the active area is 0.038-mm2. The LDO can regulate the output voltage from 260-mV to 440-mV, while the input supply voltage is from 380-mV to 500-mV. It delivers 3-mA load current at a 500-mV input and the quiescent current is 30.8-μA. The current and power efficiencies reach 99.0% and 87.1%, respectively. Furthermore, the regulated output voltage of the proposed LDO is tunable digitally in run-time with various step sizes.
机译:在本文中,我们描述了一种新颖的超低压数字低压差(LDO)稳压器,可为近/亚阈值应用提供数字可控动态电压定标(DVS)。我们消除了常规LDO中的参考电压,并采用了使所提议的LDO能够进行数字控制的参考时钟。模拟组件被能够在接近/亚阈值范围内运行的数字对应组件所代替。此外,提出了一种数字背景校准方案,以最大程度地减少由于工艺,电压和温度(PVL)变化引起的调节电压误差。拟议中的LDO采用90纳米常规Vt CMOS工艺设计,有效面积为0.038毫米 2 。 LDO可以在260mV至440mV的范围内调节输出电压,而输入电源电压在380mV至500mV的范围内。它在500mV输入时提供3mA负载电流,静态电流为30.8μA。电流效率和功率效率分别达到99.0%和87.1%。此外,所提出的LDO的调节输出电压可以在运行时以各种步长进行数字调节。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号