首页> 外文会议>International Symposium on Quality Electronic Design >An ultra-low voltage digitally controlled low-dropout regulator with digital background calibration
【24h】

An ultra-low voltage digitally controlled low-dropout regulator with digital background calibration

机译:具有数字背景校准的超低电压数字控制的低压丢失稳压器

获取原文

摘要

In this paper, we describe a novel ultra-low voltage digitally controlled low-dropout (LDO) voltage regulator offering digitally controllable dynamic voltage scaling (DVS) for near/sub-threshold applications. We eliminate the reference voltage in conventional LDOs and adopt the reference clock that enables the proposed LDO to be controlled digitally. The analog components are replaced by digital counterparts which are able to operate at near/sub-threshold regime. Additionally, a digital background calibration scheme is proposed to minimize the regulated voltage errors due to process, voltage, and temperature (PVL) variations. The proposed LDO has been designed in a 90-nm regular Vt CMOS process and the active area is 0.038-mm2. The LDO can regulate the output voltage from 260-mV to 440-mV, while the input supply voltage is from 380-mV to 500-mV. It delivers 3-mA load current at a 500-mV input and the quiescent current is 30.8-μA. The current and power efficiencies reach 99.0% and 87.1%, respectively. Furthermore, the regulated output voltage of the proposed LDO is tunable digitally in run-time with various step sizes.
机译:在本文中,我们描述了一种新颖的超低电压数字控制的低压丢失(LDO)电压调节器,为近/子阈值应用提供数字可控的动态电压缩放(DVS)。我们消除了传统LDO中的参考电压,采用参考时钟,使得提出的LDO能够以数字方式控制。模拟组件由数字对应物代替,该数字对应物能够在近/子阈值方面运行。另外,提出了一种数字背景校准方案,以最小化由于过程,电压和温度(PVL)变化引起的调节电压误差。所提出的LDO已经设计成90nm常规VT CMOS工艺,有源区域为0.038mm 2 。 LDO可以调节260mV至440-MV的输出电压,而输入电源电压为380-MV至500mV。它以500 mV输入提供3 mA的负载电流,静态电流为30.8 - μ a。目前和功率效率分别达到99.0%和87.1%。此外,所提出的LDO的调节输出电压在具有各种步进尺寸的运行时间中以数字方式进行可调。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号