首页> 外文期刊>Circuits, systems and signal processing >An FPGA Implementation of the Log-MAP Algorithm for a Dirty Paper Coding CODEC
【24h】

An FPGA Implementation of the Log-MAP Algorithm for a Dirty Paper Coding CODEC

机译:用于脏纸币编码编解码器的日志映射算法的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

This work describes the log-MAP (BCJR) algorithm implementation of a close to capacity dirty paper coding CODEC. The CODEC consists of eight deep pipeline processors. It decodes blocks of 975 bits in 26.9 ms using less than 9.7% of low-cost FPGA (and no DSP blocks). Two pipelines, for alpha and beta, calculate the values of gamma (of the BCJR) to reduce the storage requirements. The final log-likelihood ratio (LLR) is calculated together with alpha, reusing intermediate results. The number of bits used by the different signals of the processor is easily configurable. It was set to six bits to the channel measure signals and eight bits to log of probability signals like alpha, beta, and others. The CODEC clock was 100 MHz. The achieved bit rate is 36.2 Kbps per CODEC, but multiple CODECs can be fit into a single chip. The CODEC is 3.49 dB from the channel capacity.
机译:这项工作描述了Log-Map(BCJR)算法的实现接近容量脏纸编码编解码器。编解码器由八个深管线处理器组成。它使用小于9.7%的低成本FPGA(无DSP块)来解码26.9毫秒的975位块。对于Alpha和Beta,两个管道计算伽玛(BCJR)的值,以降低存储要求。最终的日志似然比(LLR)与Alpha一起计算,重用中间结果。处理器的不同信号使用的比特数可以易于配置。它被设置为频道测量信号的六位,并且八位到概率信号,如alpha,beta等。编解码器时钟为100 MHz。实现的比特率为每解码器36.2 kbps,但多个编解码器可以适合单个芯片。从信道容量中,编解码器为3.49 dB。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号