首页> 外文期刊>Circuits, systems and signal processing >An Efficient FPGA-Based Network-on-Chip Simulation Framework Utilizing the Hard Blocks
【24h】

An Efficient FPGA-Based Network-on-Chip Simulation Framework Utilizing the Hard Blocks

机译:利用硬块的基于FPGA网络的片上仿真框架

获取原文
获取原文并翻译 | 示例

摘要

In multi-processor system-on-chips, on-chip interconnection plays a significant role. The type of on-chip architecture being used in an application decides the performance of that application. Hence, a quick and versatile network-on-Chip (NoC) simulator, particularly for the larger designs, is essential to explore and find the best suitable NoC configuration for individual applications. An FPGA-based NoC simulation framework has been proposed in this work. The crossbar switch of the NoC router with buffers and five ports has been embedded in the wide multiplexers of the DSP48E1 slices. The distinctive feature of dynamic mode functionality of the DSP48E1 slices every clock cycle depending on the control signals of multiplexer plays a crucial role in incorporating the crossbar functionality. A substantial decrease in the configurable logic blocks (CLBs) utilization of NoC topologies on the FPGA has been observed by embedding the functionality of the crossbar on the DSP48E1 slices. Since there is a reduction in the use of CLB resources employing the crossbar based on DSP48E1, topologies of larger sizes can be simulated. 6x6Mesh topology with theDSP crossbar implementation consumes 36% fewer lookup tables (LUTs) and 40% fewer flip flops than the Mesh topology with CLB-based crossbar implementation. 41% fewer LUTs and 23% fewer slices are consumed by the proposed work with respect to the state-ofthe-art CONNECT NoC generation tool. Compared to DART, a reduction of 86% and 80% in LUTs and slices has been observed with respect to the proposed work. HopliteDSP implements the unidirectional Torus topology with no buffers considering the deflective routing algorithm. The proposed work targets Mesh-based topologies with buffers and bidirectional ports with XY and look-ahead routing algorithms.
机译:在多处理器系统上芯片中,片上互连发挥着重要作用。应用程序中使用的片上架构类型决定了该应用程序的性能。因此,一种快速和多功能的片上线(NOC)模拟器,特别​​是对于较大的设计,对于探索和找到各个应用的最佳合适的NoC配置至关重要。在这项工作中提出了基于FPGA的NOC仿真框架。 NoC路由器的横杆交换机与缓冲区和五个端口嵌入在DSP48E1切片的宽多路复用器中。根据多路复用器的控制信号的DSP48E1切片动态模式功能的独特特征根据多路复用器的控制信号在结合横杆功能方面发挥着至关重要的作用。通过将横杆的功能嵌入DSP48E1切片上的功能,已经观察到在FPGA上的可配置逻辑块(CLB)利用的实质性降低。由于使用基于DSP48E1的CLB资源的CLB资源的使用减少,因此可以模拟较大尺寸的拓扑。 6x6Mesh拓扑结构,CRODBAR执行消耗了36%的查找表(LUT)和比基于CLB的CORRAB实现的网状拓扑更少的触发器较少。拟议的工作与最先进的NOC代成工具,所拟议的工作消耗了41%的LUT和23%的切片。与Dart相比,已经在拟议的工作方面减少了86%和80%的LUT和切片。 HopLitedSP在没有考虑偏转路由算法的情况下使用缓冲器实现单向的Torus拓扑。建议的工作针对基于网格的拓扑,具有带有XY和远程路由算法的缓冲器和双向端口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号