首页> 外文期刊>Circuits, systems, and signal processing >VLSI Implementation of a Cost-Efficient 3-Lead Lossless ECG Compressor and Decompressor
【24h】

VLSI Implementation of a Cost-Efficient 3-Lead Lossless ECG Compressor and Decompressor

机译:VLSI实现了一种成本效益的3铅无损ECG压缩机和解压缩器

获取原文
获取原文并翻译 | 示例

摘要

Electrocardiogram monitoring is crucial for the prevention and treatment of cardiovascular diseases. To record the electrical activity of different regions of the heart and manage the signals generated for long-term monitoring, a compression algorithm is necessary. This letter presents a novel compressor and decompressor able to support 3-lead compression without increasing hardware costs and area. The experimental results demonstrated that the bit compression ratio and power consumption can be improved by the proposed architecture. The effectiveness of this approach was verified by fabricating a chip using 0.18-mu m complementary metal-oxide-semiconductor technology. The proposed encoder has an operating frequency of 20 MHz and a gate count of 4.8K, and the proposed decoder has an operating frequency of 10 MHz and a gate count of 4.8K.
机译:心电图监测对于预防和治疗心血管疾病至关重要。为了记录心脏不同区域的电活动并管理为长期监测产生的信号,需要压缩算法。这封信显示了一种新型压缩机和解压缩器,可以支持3引脚压缩,而不会增加硬件成本和区域。实验结果表明,所提出的架构可以提高位压缩比和功耗。通过使用0.18-MU M互补金属氧化物半导体技术制造芯片来验证该方法的有效性。所提出的编码器的工作频率为20 MHz,栅极计数为4.8K,所提出的解码器的工作频率为10 MHz,栅极计数为4.8K。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号