首页> 外文期刊>Circuits, systems, and signal processing >Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2~n - 1 Adder and Multiplier
【24h】

Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2~n - 1 Adder and Multiplier

机译:面积-时间-功率有效最大冗余有符号数字模2〜n-1加法器和乘法器

获取原文
获取原文并翻译 | 示例

摘要

By increasing the length of input operands, standard binary number representation cannot satisfy the need for area-time-power efficient systems due to carry propagation chain problem. Redundant residue number system (RRNS) would be an appropriate solution to this demand as it divides large numbers to smaller ones on which the arithmetic operations could be performed in parallel. Maximally redundant signed-digit RNS (MRSD-RNS) has been recently presented as a low-power RRNS because the addition unit based on this number system consumes the least power among the existing RRNS encodings. In this work, a low-power MRSD-RNS multiplier for modulo 2(n) - 1 is proposed for the first time. The implementation results based on the TSMC-90 nm CMOS Technology indicate that our proposed design outperforms power, area, power-delay-product and area-delay-product in comparison with the efficient existing RRNS multipliers for the cases in which delay is not a limiting factor. It has also the least delay among the existing high-radix RRNS multipliers. Therefore, the proposed multiplier can meet the strict area-time-energy constraints which can be used as the core of signal processor in many applications.
机译:通过增加输入操作数的长度,由于进位传播链问题,标准二进制数表示不能满足对时空功率高效系统的需求。冗余残数系统(RRNS)将是满足此需求的合适解决方案,因为它将大数划分为较小的数,可以在较小的数上并行执行算术运算。最近,最大冗余的有符号数字RNS(MRSD-RNS)已作为低功率RRNS提出,因为基于此数字系统的加法单元在现有RRNS编码中消耗的功率最少。在这项工作中,首次提出了模2(n)-1的低功耗MRSD-RNS乘法器。基于TSMC-90 nm CMOS技术的实施结果表明,与在延迟不是很长的情况下使用有效的现有RRNS乘法器相比,我们提出的设计要优于功率,面积,功率延迟乘积和面积延迟乘积。限制因素。在现有的高基数RRNS乘法器中,它的延迟也最小。因此,提出的乘法器可以满足严格的时空能量约束,可以在许多应用中用作信号处理器的核心。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号