首页> 外文期刊>Circuits, Devices & Systems, IET >Spur reducing architecture of frequency synthesiser using switched capacitors
【24h】

Spur reducing architecture of frequency synthesiser using switched capacitors

机译:使用开关电容器的频率合成器降低杂散的架构

获取原文
获取原文并翻译 | 示例

摘要

This study presents a new spur reducing architecture of phase-locked loop-based frequency synthesiser. In the proposed architecture, an array of switched capacitors and a delay locked loop are used to evenly transfer the charge, coming from its charge pump, to its loop filter at a fixed number of equi-spaced time intervals. It reduces fundamental as well as higher-order harmonics of the reference spur. The proposed architecture has been designed and fabricated using 180 nm complementary metal oxide semiconductor technology. Measured result shows about 17.64 dB reduction of the fundamental spur compared with that of the conventional architecture.
机译:这项研究提出了一种基于锁相环的频率合成器的新的抑制杂散的架构。在提出的体系结构中,开关电容器阵列和延迟锁定环路用于以固定数量的等距时间间隔将来自其电荷泵的电荷均匀地转移到其环路滤波器。它减少了基准杂散的基波和高次谐波。拟议的体系结构已使用180 nm互补金属氧化物半导体技术进行了设计和制造。测量结果表明,与传统架构相比,基本杂散降低了约17.64 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号