首页> 外文期刊>Circuits, Devices & Systems, IET >Reduced switching mode for SAR ADCs: analysis and design of SAR A-to-D algorithm with periodic standby mode circuit components
【24h】

Reduced switching mode for SAR ADCs: analysis and design of SAR A-to-D algorithm with periodic standby mode circuit components

机译:SAR ADCS减少的切换模式:具有周期待机模式电路组件的SAR A-DA算法的分析与设计

获取原文
获取原文并翻译 | 示例

摘要

This study presents the analysis and design of reduced switching (RSw) activity mode successive approximation register (SAR) analogue-to-digital (A-to-D) algorithm. For given analogue-to-digital converter (ADC) specifications, RSw mode design is based on the observation that the signal variation in two successive samples becomes linear over a certain range of input frequencies. Hence, dispensable switching activity between the two samples can be eliminated by enabling periodic temporal reference to the converter. No prediction or logic circuitry is required to extract information from previous bits. However, there exists a trade-off between the input frequency and the sampling frequency. A design criterion is derived using numerical mathematics to skip evaluation of the optimum number of bits while maintaining the desired signal-to-noise and distortion ratio. The design criterion is validated through behavioural simulations using MATLAB/Simulink(R). Furthermore, a fully differential 10-bit, 104 kS/s ADC is designed in a standard 180 nm CMOS technology to demonstrate circuit implementation of the RSw mode. In the RSw mode, power dissipation in the comparator and relevant digital circuitry decreases by 20%. The ADC achieves low-frequency effective number of bits of 9.7 bits and spurious free dynamic range of 68.3 dB. With 1.8 V supply voltage, average power dissipation in the core ADC is 2.54 mu W; resulting in figure-of-merit of 29.3 fJ/conv-step.
机译:本研究介绍了减少交换(RSW)活动模式连续近似寄存器(SAR)模拟到数字(A-TO-D)算法的分析和设计。对于给定的模拟到数字转换器(ADC)规范,RSW模式设计基于观察到两个连续样本中的信号变化在一定范围内的输入频率上变为线性。因此,可以通过使周期性的时间参考转换器来消除两个样本之间的可分配的切换活动。不需要预测或逻辑电路来从先前位中提取信息。但是,输入频率与采样频率之间存在权衡。使用数学数学导出设计标准,以跳过评估最佳位数,同时保持所需的信号 - 噪声和失真率。通过使用MATLAB / SIMULINK(R)的行为模拟验证设计标准。此外,全差分10位,104kS / S ADC设计成标准的180nm CMOS技术,以演示RSW模式的电路实现。在RSW模式下,比较器和相关数字电路的功耗降低了20%。 ADC实现了低频有效数量的9.7位,杂散的自由动态范围为68.3 dB。具有1.8 V电源电压,核心ADC的平均功耗为2.54亩;导致图29.3 FJ / CONV-Step的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号