...
首页> 外文期刊>Circuits, Devices & Systems, IET >Decimator systolic arrays design space exploration for multirate signal processing applications
【24h】

Decimator systolic arrays design space exploration for multirate signal processing applications

机译:抽取器脉动阵列设计用于多速率信号处理应用的空间探索

获取原文
获取原文并翻译 | 示例
           

摘要

This study presents a new systolic array structure for a decimator that merges the antialiasing finite impulse response (FIR) filter with the downsampler. The development of the structure is based on a systematic methodology. Using this methodology, a dependence graph for the decimator was obtained that combined the antialiasing filter and the downsampler. Different data scheduling and projection operations were developed to obtain different proposed designs. Six systolic array design options were obtained and evaluated. The fastest design was selected for hardware implementation and compared with the other two well known decimator designs; namely, conventional design, in which the antialiasing filter is followed by a downsampling and the polyphase design, in which a commutator is followed by the polyphase antialiasing filter. Field-programmable gate array implementations for the proposed and the other two designs confirm that the proposed decimator implementation outperforms in terms of area, speed, and power as the decimation factor increases regardless of the number of FIR filter coefficients.
机译:这项研究提出了一种用于抽取器的新的脉动阵列结构,该结构将抗混叠有限脉冲响应(FIR)滤波器与下采样器合并在一起。结构的开发基于系统的方法论。使用这种方法,获得了将抗混叠滤波器和下采样器组合在一起的抽取器的依赖图。开发了不同的数据调度和投影操作以获得不同的建议设计。获得并评估了六个收缩阵列设计方案。选择了最快的设计进行硬件实现,并与其他两个众所周知的抽取器设计进行了比较。即,在常规设计中,在抗混叠滤波器之后进行降采样;在多相设计中,在换向器之后进行多相抗混叠滤波器。提议的和其他两种设计的现场可编程门阵列实现方案证实,随着抽取因子的增加,无论FIR滤波器系数的数量如何,提议的抽取器实现方案在面积,速度和功率方面均胜于其他方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号