首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >New systolic array implementation of the 2-D discrete cosine transform and its inverse
【24h】

New systolic array implementation of the 2-D discrete cosine transform and its inverse

机译:二维离散余弦变换及其逆的新脉动阵列实现

获取原文
获取原文并翻译 | 示例

摘要

A new systolic array without matrix transposition hardware is proposed to compute the two-dimensional discrete cosine transform (2-D DCT) based on the row-column decomposition. This architecture uses N/sup 2/ multipliers to evaluate N/spl times/N-point DCTs at a rate of one complete transform per N clock cycles, where N is even. It possesses the features of regularity and modularity, and is thus well suited to VLSI implementation. As compared to existing pipelined regular architectures for the 2-D DCT, the proposed one has better throughput performance, smaller area-time complexity, and lower communication complexity. The new idea for the 2-D DCT is also extended to derive a similar systolic array for the 2-D inverse discrete cosine transform (IDCT). Simulation results demonstrate that the proposed 2-D DCT and IDCT architectures have good fixed-point error performance for both real image and random data. As a consequence, they are useful for applications where very high throughput rates are required.
机译:提出了一种新的没有矩阵换位硬件的脉动阵列,用于基于行列分解的二维离散余弦变换(2-D DCT)。该架构使用N / sup 2 /乘法器以每N个时钟周期一次完整变换的速率评估N / spl次/ N点DCT,其中N为偶数。它具有规则性和模块化特性,因此非常适合VLSI实现。与现有的2-D DCT流水线常规体系结构相比,所提出的结构具有更好的吞吐性能,更小的区域时间复杂度和更低的通信复杂度。 2-D DCT的新想法也得到了扩展,可以为2-D逆​​离散余弦变换(IDCT)推导类似的脉动阵列。仿真结果表明,所提出的二维DCT和IDCT体系结构对于真实图像和随机数据均具有良好的定点误差性能。因此,它们对于需要很高吞吐率的应用很有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号