首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >A fast multi-resolution block matching algorithm and its LSIarchitecture for low bit-rate video coding
【24h】

A fast multi-resolution block matching algorithm and its LSIarchitecture for low bit-rate video coding

机译:低比特率视频编码的快速多分辨率块匹配算法及其LSI架构

获取原文
获取原文并翻译 | 示例

摘要

We propose a fast multi-resolution block-matching algorithm (BMA) using multiple motion vector (MV) candidates and spatial correlation in MV fields, called a multi-resolution motion search algorithm (MRMCS). The proposed MRMCS satisfies high estimation performance and efficient LSI implementation. This paper describes the MRMCS with three resolution levels. At the coarsest level, two MV candidates are obtained on the basis of minimum matching error for the next search level. At the middle level, the two candidates selected at the coarsest level and the other one based on spatial MV correlation at the finest level are used as center points for local searches, and a MV candidate is chosen for the next search level. Then, at the finest level, the final MV is obtained from local search around the single candidate obtained at the middle level. This paper also describes an efficient LSI architecture based on the proposed algorithm for low bit-rate video coding. Since this architecture requires a small number of processing elements (PEs) and a small size on-chip memory, MRMCS can be implemented with a much smaller number of gates than other conventional architectures for full-search BMA while keeping a negligible degradation of coding performance. Moreover, the proposed motion estimator can support an advanced prediction mode (8×8 prediction mode) for H.263 and MPEG-4 video encoding. We implement this architecture with about 25 K gates and 288 bytes of RAM for a search range of [-16.0, +15.5] by using a synthesizable VHDL
机译:我们提出了一种使用多个运动矢量(MV)候选对象和MV字段中的空间相关性的快速多分辨率块匹配算法(BMA),称为多分辨率运动搜索算法(MRMCS)。提出的MRMCS满足高估计性能和有效的LSI实现。本文介绍了具有三种分辨率级别的MRMCS。在最粗略的级别上,基于下一个搜索级别的最小匹配误差,获得了两个MV候选对象。在中间级别,将在最粗糙级别选择的两个候选对象和在最精细级别基于空间MV相关性的另一个候选对象用作本地搜索的中心点,并为下一个搜索级别选择MV候选对象。然后,在最好的水平上,从在中间水平获得的单个候选者周围的局部搜索中获得最终的MV。本文还介绍了一种基于所提出算法的低比特率视频编码的高效LSI体系结构。由于该架构需要少量的处理元件(PE)和小尺寸的片上存储器,因此与全搜索BMA的其他传统架构相比,MRMCS的门数要少得多,同时还能保持可忽略的编码性能下降。此外,提出的运动估计器可以支持用于H.263和MPEG-4视频编码的高级预测模式(8×8预测模式)。通过使用可合成的VHDL,我们在大约25 K门和288字节RAM的情况下实现了该架构,搜索范围为[-16.0,+15.5]

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号