...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Decoder-Side Motion Vector Refinement in VVC: Algorithm and Hardware Implementation Considerations
【24h】

Decoder-Side Motion Vector Refinement in VVC: Algorithm and Hardware Implementation Considerations

机译:VVC中解码器侧运动矢量精制:算法和硬件实现注意事项

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents an overview of the decoder-side motion vector refinement (DMVR) algorithm in the Versatile Video Coding (VVC) standard. The proposed DMVR algorithm aims to increase the prediction accuracy of the blocks coded in merge mode using the bilateral matching-based refinement method. Compared with previous decoder-side motion vector derivation approaches, the proposed method significantly increases the coding efficiency without signaling additional side information. Furthermore, the hardware implementation considerations of the DMVR design are particularly focused in this study. This paper details and analyzes the novel features of DMVR contributing to the increase in coding efficiency and the reduction in computational complexity and implementation difficulty. Experimental results based on the VVC test model version 8.0 demonstrate that average Bjontegaard Delta rate savings of 0.80 % and 2.81 % are achieved for the "tool-off" and "tool-on" test configurations, respectively. Moreover, 4 % additional decoding time and negligible additional external memory bandwidth requirements of DMVR based on the common test conditions for VVC are reported.
机译:本文概述了多功能视频编码(VVC)标准中的解码器 - 侧运动矢量细化(DMVR)算法。所提出的DMVR算法旨在利用双边匹配的改进方法提高在合​​并模式中编码的块的预测精度。与先前的解码器侧运动矢量推导方法相比,所提出的方法显着提高了编码效率而不信用额外的侧信息。此外,DMVR设计的硬件实施考虑因素特别主要集中在本研究中。本文详细介绍了DMVR的新功能,促进了编码效率的增加和计算复杂性和实施难度的降低。基于VVC测试模型8.0的实验结果证明,对于“工具 - 关闭”和“工具”测试配置,实现了0.80%和2.81%的平均Bjontegaard Delta Rate节省0.80%和2.81%。此外,报告了基于VVC的公共测试条件的4%额外的解码时间和可忽略的额外外部存储器带宽要求DMVR。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号