首页> 外文期刊>Circuits and Systems for Video Technology, IEEE Transactions on >Visual Image Processing RAM: Memory Architecture With 2-D Data Location Search and Data Consistency Management for a Multicore Object Recognition Processor
【24h】

Visual Image Processing RAM: Memory Architecture With 2-D Data Location Search and Data Consistency Management for a Multicore Object Recognition Processor

机译:视觉图像处理RAM:具有多核对象识别处理器的2-D数据位置搜索和数据一致性管理的内存架构

获取原文
获取原文并翻译 | 示例

摘要

Abstract-Visual image processing random access memory (VIP-RAM) is proposed for a real-time multicore object recognition processor. It has two key features for the overall processor: 1) single cycle local maximum location search (LMLS) for fast key-point localization in object recognition, and 2) data consistency management (DCM) for producer-consumer data transactions among the processors. To achieve single cycle LMLS operation for a 3 x 3 window, the VIP-RAM adopts a hierarchical three-bank architecture that finds the maximum of each row in each bank first, then finds the final maximum of the window and its address in the top level. To this end, each memory bank embeds specialized logic blocks, such as three successive data read logic and bitwise competition logic comparator. With the single cycle LMLS operation, the key-point localization task is accelerated by 2.6 ? with a 27% reduction of power. For the DCM function, the VIP-RAM includes a valid check unit (VCU) that automatically manages the validity of each 32-bit data. It dynamically updates/checks the validity of the shared data when the producer processor writes the data or the consumer processor reads data. With a customized single-ended memory cell and multibit-line selection logic, the VCU can provide a validity check not only for single data access, but also for multiple data accesses such as burst and LMLS operation. Eliminating data synchronization overhead with the DCM, the VIP-RAM reduces the amount of on-chip data transactions and execution time in producer-consumer data transactions by 22.6% and 15.4%, respectively. The overall object recognition processor that includes eight VIP-RAMs and ten processors is fabricated in 0.18/im complementary metal-oxide-semiconductor technology with the chip size of 7.7 mm ? 5 mm. The VIP-RAM occupies a 1.09 mm ? 0.83 mm die area and dissipates 113.2 mW when it performs the LMLS operation in every cycle at 200 MHz frequency and 1.8-V supply.
机译:提出了一种用于实时多核目标识别处理器的抽象视觉图像处理随机存取存储器(VIP-RAM)。它具有整个处理器的两个关键功能:1)用于对象识别中的快速关键点本地化的单周期本地最大位置搜索(LMLS),以及2)用于处理器之间的生产者-消费者数据交易的数据一致性管理(DCM)。为了实现3 x 3窗口的单周期LMLS操作,VIP-RAM采用了分层的三存储区架构,该结构首先找到每个存储区中每一行的最大值,然后找到窗口的最终最大值及其顶部的地址。水平。为此,每个存储体都嵌入专用逻辑块,例如三个连续的数据读取逻辑和按位竞争逻辑比较器。通过单周期LMLS操作,关键点本地化任务可以加快2.6?功率降低了27%。对于DCM功能,VIP-RAM包括一个有效检查单元(VCU),该单元可自动管理每个32位数据的有效性。当生产者处理器写入数据或消费者处理器读取数据时,它将动态更新/检查共享数据的有效性。借助定制的单端存储单元和多位线选择逻辑,VCU不仅可以为单个数据访问提供有效性检查,还可以为多个数据访问(例如突发和LMLS操作)提供有效性检查。 VIP-RAM消除了DCM的数据同步开销,从而将片上数据事务量和生产者-消费者数据事务中的执行时间分别减少了22.6%和15.4%。整个对象识别处理器包括八个VIP-RAM和十个处理器,采用0.18 / im互补金属氧化物半导体技术制造,芯片尺寸为7.7 mm? 5毫米VIP-RAM占1.09毫米当它在200 MHz频率和1.8V电源下的每个周期中执行LMLS操作时,裸片面积为0.83 mm,耗散113.2 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号