首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >An On-Sensor Bit-Serial Column-Parallel Processing Architecture for High-Speed Discrete Fourier Transform
【24h】

An On-Sensor Bit-Serial Column-Parallel Processing Architecture for High-Speed Discrete Fourier Transform

机译:高速离散傅里叶变换的传感器位串行列并行处理架构

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a discrete Fourier transform (DFT) processor based on a bit-serial column-parallel processing architecture suitable for integrating it on CMOS image sensors. Using a column-parallel A/D converter (ADC) array, column-line sensor outputs of the two-dimensional image array are digitized. The ADC outputs are sliced to one bit and are given to the bit-serial column-parallel DFT processor from the MSB to the LSB. A high-speed and cost-effective implementation can be expected. In the case of 256$,times,$256-point DFT for 8-b image data, the processing time is estimated to be 2 ms at a clock frequency of 100 MHz, which corresponds to the 500-frames/s real-time processing.
机译:本简介介绍了一种基于位串行列并行处理架构的离散傅里叶变换(DFT)处理器,该处理器适合将其集成到CMOS图像传感器上。使用列并行A / D转换器(ADC)阵列,将二维图像阵列的列线传感器输出数字化。 ADC输出被切成一位,并从MSB到LSB送给位串行列并行DFT处理器。可以期望实现高速且经济高效的实施。在对8-b图像数据使用256×256点DFT的情况下,在时钟频率为100 MHz的情况下,处理时间估计为2 ms,这对应于500帧/秒的实时处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号