首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Kickback noise reduction techniques for CMOS latched comparators
【24h】

Kickback noise reduction techniques for CMOS latched comparators

机译:CMOS锁存比较器的反冲降噪技术

获取原文
获取原文并翻译 | 示例
       

摘要

The latched comparator is a building block of virtually all analog-to-digital converter architectures. It uses a positive feedback mechanism to regenerate the analog input signal into a full-scale digital level. The large voltage variations in the internal nodes are coupled to the input, disturbing the input voltage-this is usually called kickback noise. This brief reviews existing solutions to minimize the kickback noise and proposes two new ones. HSPICE simulations of comparators implemented in a 0.18-μm technology demonstrate their effectiveness.
机译:锁存比较器实际上是所有模数转换器架构的基础。它使用正反馈机制将模拟输入信号重新生成为满量程数字电平。内部节点中的大电压变化会耦合到输入,从而干扰输入电压,这通常称为反冲噪声。本文简要介绍了现有的解决方案以最大程度地减小反冲噪声,并提出了两个新解决方案。用0.18μm技术实现的比较器的HSPICE仿真证明了其有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号