首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Analysis and Implementation of a Novel Leading Zero Anticipation Algorithm for Floating-Point Arithmetic Units
【24h】

Analysis and Implementation of a Novel Leading Zero Anticipation Algorithm for Floating-Point Arithmetic Units

机译:浮点算术单元的超前零预测算法的分析与实现

获取原文
获取原文并翻译 | 示例

摘要

Leading zero anticipation with error correction is a widely adopted technique in the implementation of high-speed IEEE-754-compliant floating-point units (FPUs), which are critical for area and power in multimedia-oriented systems-on-chips. We investigated a novel LZA algorithm allowing us to remove error correction circuitry by reducing the error rate below a commonly accepted limit for image processing applications, which is not achieved by previous techniques. We embedded our technique into a complete FPU definitely obtaining both area saving and overall FPU latency reduction with respect to traditional designs.
机译:领先的零错误预测和纠错技术是高速IEEE-754兼容浮点单元(FPU)的实现中广泛采用的技术,这对面向多媒体的片上系统的面积和功耗至关重要。我们研究了一种新颖的LZA算法,该算法允许我们通过将错误率降低到图像处理应用普遍接受的限制以下来消除纠错电路,而这是以前的技术无法实现的。我们将技术嵌入完整的FPU中,相对于传统设计,绝对可以节省面积并降低FPU整体延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号