首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Design for Testability of CMOS Analog Sum-Product Error-Control Decoders
【24h】

Design for Testability of CMOS Analog Sum-Product Error-Control Decoders

机译:CMOS模拟和积误差控制解码器的可测试性设计

获取原文
获取原文并翻译 | 示例

摘要

A built-in self-test (BIST) technique is presented for testing analog iterative decoders. Catastrophic circuit faults are detected by temporarily operating the analog soft gates in a digital mode. Self-testing operations are performed in the digital domain, thereby lowering the cost and complexity compared to alternative mixed-signal BIST approaches. A proof-of-concept CMOS integrated circuit realization of the BIST is also presented. BER measurements show that the added circuits do not interfere with the decoder's performance during normal operation.
机译:提出了一种内置的自测(BIST)技术,用于测试模拟迭代解码器。灾难性电路故障可通过以数字模式临时运行模拟软门来检测。自测试操作在数字域中执行,因此与替代的混合信号BIST方法相比,降低了成本和复杂性。还介绍了BIST的概念验证CMOS集成电路实现。 BER测量表明,在正常操作期间,添加的电路不会干扰解码器的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号