首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Low Latency Angle Recoding Methods for the Higher Bit-Width Parallel CORDIC Rotator Implementations
【24h】

Low Latency Angle Recoding Methods for the Higher Bit-Width Parallel CORDIC Rotator Implementations

机译:高位宽并行CORDIC转子实现的低延迟角编码方法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a low latency angle recoding method for the higher bit-width parallel coordinate rotation digital computer (CORDIC) rotator implementations is proposed. In previous studies, parallel CORDIC (para-CORDIC) rotators have been used to reduce the computational bottleneck by precomputing the required rotation directions. However, the number of required microrotations increases with the bit-width of the input angle, leading to extra stages compared to the conventional CORDIC. To overcome this, our proposed method can obtain a reduced number of microrotations for larger bit-width implementations by recoding two bits of the input angle in the first few area-consuming stages concurrently. This leads to above 21% area/delay reduction compared to previously reported 64-bit para-CORDIC methods. We have implemented our proposed 64-bit para-CORDIC rotator implementations using 0.13- $mu{rm m}$ CMOS technology, and the operating speed can achieve 250 MHz.
机译:本文提出了一种用于高位宽并行坐标旋转数字计算机(CORDIC)旋转器实现的低延迟角重新编码方法。在以前的研究中,并行的CORDIC(para-CORDIC)旋转器已用于通过预先计算所需的旋转方向来减少计算瓶颈。但是,所需的微旋转数随输入角度的位宽而增加,与传统的CORDIC相比,这会导致额外的阶段。为了克服这个问题,我们提出的方法可以通过在前几个占用面积的阶段同时对输入角度的两个位进行重新编码来减少较大位宽实现的微旋转次数。与先前报道的64位para-CORDIC方法相比,这可将面积/延迟减少21%以上。我们已经使用0.13-μmCMOS技术实现了我们提出的64位para-CORDIC旋转器实现,其工作速度可以达到250 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号