首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Achieving Ultralow Standby Power With an Efficient SCCMOS Bias Generator
【24h】

Achieving Ultralow Standby Power With an Efficient SCCMOS Bias Generator

机译:通过高效的SCCMOS偏置发生器实现超低待机功率

获取原文
获取原文并翻译 | 示例

摘要

Standby power frequently dominates the power budget of battery-operated ultralow power sensor nodes. Reducing standby power is therefore a key challenge for further power reduction. Applying known circuit techniques for standby power reduction is challenging since standby power of state-of-the-art sensor node systems is now on the order of nanowatts or less. Hence, the overhead of any leakage reduction technique quickly overshadows any gains. This brief proposes an efficient implementation method for super cutoff CMOS that exploits the unique conditions of power gating to enable a highly efficient charge pump design. The proposed techniques are applied to logic blocks and memory devices. For a very low initial standby power value of tens of picowatts, standby power reduction of up to 19.3$times$ and 29% is achieved for logic blocks and memory, respectively.
机译:备用电源通常会主导电池供电的超低功耗传感器节点的电源预算。因此,降低待机功耗是进一步降低功耗的关键挑战。由于现有技术的传感器节点系统的待机功率现在处于纳瓦级或更少的数量级,因此应用已知的电路技术来降低待机功耗是一项挑战。因此,任何减少泄漏技术的开销都会很快掩盖任何收益。本简介提出了一种用于超级截止CMOS的有效实现方法,该方法利用功率门控的独特条件来实现高效的电荷泵设计。所提出的技术被应用于逻辑块和存储设备。对于非常低的数十皮瓦的初始待机功率值,逻辑块和存储器的待机功耗分别降低了19.3倍和29%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号