首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >VLSI Implementation of a High-Throughput Iterative Fixed-Complexity Sphere Decoder
【24h】

VLSI Implementation of a High-Throughput Iterative Fixed-Complexity Sphere Decoder

机译:高通量迭代固定复杂度球形解码器的VLSI实现

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

By exchanging soft information between the multiple-input multiple-output (MIMO) detector and the channel decoder, an iterative receiver can significantly improve the performance compared to the noniterative receiver. In this brief, a soft-input soft-output fixed-complexity-sphere-decoding algorithm and its very large scale integration architecture are proposed for the iterative MIMO receiver. The deeply pipelined architecture employs the optimized hybrid enumeration to search for the best child node estimate efficiently. By adding the counterhypotheses in parallel with other candidates, the proposed iterative MIMO detector improves the detection performance significantly with low detection latency. An iterative detector for an $4 times 4$ 64-quadrature amplitude modulation (QAM) MIMO system based on our proposed architecture is designed and implemented using the 90-nm CMOS technology. The detector can achieve a maximum throughput of 2.2 Gbit/s with an area efficiency of 3.96 Mbit/s/kGE, which is more efficient than other iterative MIMO detectors.
机译:通过在多输入多输出(MIMO)检测器和信道解码器之间交换软信息,与非迭代接收器相比,迭代接收器可以显着提高性能。在此简介中,针对迭代MIMO接收机,提出了一种软输入软输出固定复杂度球形解码算法及其超大规模集成架构。深度流水线架构采用优化的混合枚举来有效地搜索最佳子节点估计。通过与其他候选者并行添加对策,所提出的迭代MIMO检测器以低检测延迟显着提高了检测性能。设计了基于我们提出的体系结构的 $ 4乘以4 $ 64正交幅度调制(QAM)MIMO系统的迭代检测器并使用90纳米CMOS技术实现。该检测器可实现2.2 Gbit / s的最大吞吐量,而区域效率为3.96 Mbit / s / kGE,这比其他迭代MIMO检测器效率更高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号