首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 1-V–0.6-V 9-b 1.5-MS/s Reference-Free Charge-Sharing SAR ADC for Wireless-Powered Implantable Telemetry
【24h】

A 1-V–0.6-V 9-b 1.5-MS/s Reference-Free Charge-Sharing SAR ADC for Wireless-Powered Implantable Telemetry

机译:用于无线供电的植入式遥测的1V至0.6V 9b 1.5MS / s无参考电荷共享SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a successive approximation register (SAR) analog-to-digital converter (ADC) that literally obviates the need for a reference supply. The reference (charge) of the digital-to-analog converter (DAC) is instead passively recovered from the residual input common-mode signal after each conversion. Such a fully passive DAC is proved to consume no switching energy in silicon, and the ADC is able to sustain a signal-to-noise-and-distortion ratio (SNDR) of 47 dB with only one supply even if the supply voltage varies from 1 to 0.6 V. Implemented in the 0.18- CMOS process, the ADC dissipates a linearly scalable dynamic power of 20.5–0.77 at a speed from 1.5 to 0.13 MS/s. As no power rail is connected to the DAC, the power supply modulation ratio is improved by 59 dB as compared to conventional designs. Without the need for a reference supply or a supply regulator, the ADC is able to share the same supply with digital systems while achieving energy-efficient data conversion regardless of the supply noise.
机译:本文简要介绍了逐次逼近寄存器(SAR)模数转换器(ADC),从字面上消除了对参考电源的需求。每次转换后,都会从残余输入共模信号中被动恢复数模转换器(DAC)的基准(电荷)。事实证明,这种完全无源的DAC不会在硅中消耗任何开关能量,并且即使电源电压变化不大,ADC也能够仅使用一个电源就能维持47 dB的信噪比和失真比(SNDR)。 1至0.6V。以0.18-CMOS工艺实现,ADC耗散线性范围为20.5-0.77的动态功率,速度为1.5至0.13 MS / s。由于没有电源轨连接到DAC,因此与传统设计相比,电源调制比提高了59 dB。无需参考电源或电源调节器,ADC即可与数字系统共享同一电源,而无需考虑电源噪声即可实现节能数据转换。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号