首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >All-Digital Simple Clock Synthesis Through a Glitch-Free Variable-Length Ring Oscillator
【24h】

All-Digital Simple Clock Synthesis Through a Glitch-Free Variable-Length Ring Oscillator

机译:通过无毛刺可变长度环形振荡器实现全数字简单时钟合成

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a simple all-digital variable-length ring oscillator (VLRO) design that is capable of synchronously changing the output frequency while keeping a signal free of glitches or spurious oscillations at the frequency transitions. The correct operation of the proposed VLRO has been experimentally validated on a 90-nm Xilinx Spartan-3E field-programmable gate array, showing the ability to switch between 16 different frequencies (from 24.1 to 321 MHz for the nominal core supply voltage) under different supply voltages with the expected behavior.
机译:本简介介绍了一种简单的全数字可变长度环形振荡器(VLRO)设计,该设计能够同步改变输出频率,同时使信号在频率转换时不会出现毛刺或寄生振荡。建议的VLRO的正确操作已在90nm Xilinx Spartan-3E现场可编程门阵列上进行了实验验证,显示了在不同频率下可以在16种不同频率(标称内核电源电压从24.1到321 MHz)之间切换的能力具有预期行为的电源电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号